Logo
Honeywell

Lead Mask/Layout Design Tech_

Honeywell, Minneapolis, Minnesota, United States, 55446


The future is what you make it.When you join Honeywell, you become a member of our global team of thinkers, innovators, dreamers and doers who make the things that make the future.That means changing the way we fly, fueling jets in an eco-friendly way, keeping buildings smart and safe and even making it possible to breathe on Mars.Working at Honeywell isn’t just about developing cool things. That’s why all our employees enjoy access to dynamic career opportunities across different fields and industries.Are you ready to help us make the future?Join the engineering team at Honeywell that designs, verifies, integrates, and tests complex integrated circuit products that enable systems development for deployment in space. Honeywell’s integrated circuit wafer foundry produces parts for satellites, space probes, defense, and other novel applications. You will develop radiation hardened ASIC Design platform capabilities in support of the organization's business strategies. You will be responsible for interfacing with internal and external Honeywell ASIC-capability development teams and translating our mixed signal designs and digital library cells using Cadence and Mentor tools for physical design and verification. You will work closely with world class hardware and mixed signal-ASIC tool flow development engineers during planning, requirements and architecture, design, test, and integration phases.Key Responsibilities+ Deliver high quality layout that conform to all design requirements.+ Provide accurate scheduling and planning to meet project milestone deadlines.+ Design reviewing and analyzing floorplans with the circuit designer.+ Negotiate layout tradeoffs with the circuit designer.+ Be able to recognize issues in schematic or layout and work with engineers to resolve.+ Utilizing advanced CAD tools and mask design knowledge to deliver correct and robust layout that meet stringent matching performance, area and power requirements.+ Run all verifications including DRC, LVS, ERC, ANTENNA, etc.+ Support and assist in tape out, mask generation and orders.+ Support tool and process enhancements as needed to ensure successful design fabrication.+ Prepare Documentation+ Mentor and Lead and mentor all aspects of our mask design process for assigned programs and to contribute as a SME to other programs and engineers as needed.Tools We Use:+ Cadence PDK and Siemens-EDA physical verification for library item development+ Synopsys place-and-route system suite of toolsU.S. PERSON REQUIREMENTSDue to compliance with U.S. export control laws and regulations, candidate must be a U.S. Person, which is defined as, a U.S. citizen, a U.S. permanent resident, or have protected status in the U.S. under asylum or refugee status.YOU MUST HAVE+ Associate or technical degree in Electrical Engineering, Semiconductor Physics, or a related field.+ 5 years of experience in with Cadence and Mentor/Siemens tools+ Ability and willingness to work on-site at the Honeywell Plymouth, MN facility 3 days per week (possible on-site in Redmond WA, 3+)WE VALUE+ Degree focused on IC cell design and layout, or similar field+ Experience in cell design layout and verification for ASIC library utilization+ Experience or interest in memory design layout and verification+ I/O layout design experience and ESD design experience or interest+ Knowledge of Linux OS, scripting languages such as PerlBENEFITSWe offer a full benefits package that includes medical, dental, vision, 401(k), flexible vacation and education assistance. Benefits provided may differ by role and location.Visit benefits.honeywell.com to learn more.Honeywell is an equal opportunity employer. Qualified applicants will be considered without regard to age, race, creed, color, national origin, ancestry, marital status, affectional or sexual orientation, gender identity or expression, disability, nationality, sex, religion, or veteran status.