Logo
Veear

Physical Design - Clocking Expert

Veear, Santa Clara, California, us, 95053

Save Job

Responsibilities:

Define clock methodology to influence early clock arch changes, plan and implement clocking solutions, develop simulation models, and physical implementation for the SOC. Develop and maintain clock tree synthesis flow for block consumption. Analyze clock tree quality and clock verification. Engage with RTL, Integration, Block level, LEC, STA, Power, EMIR and LV teams. Qualifications:

Extensive experience with clock methodology development for high performance SoCs in advanced process nodes (7/5/3nm). Experience with clock arch planning, clock tree synthesis flow, implementing custom clocking solutions, quality metrics and clock verification. Experience with synthesis, place & route, STA and Spice. Strong knowledge of CMOS circuit, low power design. Working knowledge of EM, IR, Top-level integration. Working knowledge with verilog/system verilog. Strong scripting skills preferably in TCL/Python. Ability and taste for solving complex problems, efficient written and verbal communication, excellent organization skills Self-starter and highly motivated Ability to work cross-functionally with various teams and be productive under aggressive schedules